
חדש באתר! העלו קורות חיים אנונימיים לאתר ואפשרו למעסיקים לפנות אליכם!
About the Business Unit
Ceva is at the forefront of developing next-generation cellular communication systems. We are building the next generation communication infrastructure of 5G modems for User Equipment (UE) and base stations. Among other applications, we are also focusing on space and satellite infrastructure.
About the Role
As a Senior VLSI Designer, you’ll lead the full design flow of advanced DSP cores and accelerator- from architecture to timing closure. This hands-on role is key to developing the IP’s behind the next-generation products, with strong cross-functional collaboration and technical ownership.
Responsibilities
As a Senior VLSI Designer, you will be responsible for the end-to-end design and implementation of advanced digital IPs, including DSP cores and hardware accelerators. You will work across the full design flow- from architecture definition and micro-architecture design, through RTL development and verification, to synthesis, timing closure, and static timing analysis (STA). Your work will directly contribute to the silicon success of next-generation products across various domains.
Requirements
Advantages