DevJobs

Physical Design Engineer

Overview
Skills
  • Python Python
  • Physical Design ꞏ 3y
  • Physical Verification
  • Timing signoff
  • TCL
  • Synthesis
  • STA
  • RTL2GDS
  • Reliability analysis
  • Place & Route
  • LVS
  • Logic Equivalence Checking
  • Floorplanning
  • EMIR
  • DRC
  • Clock-Tree Synthesis
  • Noise analysis
  • Cadence Innovus
  • PI
  • Power analysis
  • ICC2
  • SI
  • Synopsys Fusion Compiler
  • DFT
  • Design-for-Test
Astera Labs (NASDAQ: ALAB) provides rack-scale AI infrastructure through purpose-built connectivity solutions. By collaborating with hyperscalers and ecosystem partners, Astera Labs enables organizations to unlock the full potential of modern AI. Astera Labs’ Intelligent Connectivity Platform integrates CXL®, Ethernet, NVLink, PCIe®, and UALink™ semiconductor-based technologies with the company’s COSMOS software suite to unify diverse components into cohesive, flexible systems that deliver end-to-end scale-up, and scale-out connectivity. The company’s custom connectivity solutions business complements its standards-based portfolio, enabling customers to deploy tailored architectures to meet their unique infrastructure requirements. Discover more at www.asteralabs.com.

Astera Labs (NASDAQ: ALAB) provides rack-scale AI infrastructure through purpose-built connectivity solutions. By collaborating with hyperscalers and ecosystem partners, Astera Labs enables organizations to unlock the full potential of modern AI. Astera Labs’ Intelligent Connectivity Platform integrates CXL®, Ethernet, NVLink, PCIe®, and UALink™ semiconductor-based technologies with the company’s COSMOS software suite to unify diverse components into cohesive, flexible systems that deliver end-to-end scale-up, and scale-out connectivity. The company’s custom connectivity solutions business complements its standards-based portfolio, enabling customers to deploy tailored architectures to meet their unique infrastructure requirements. Discover more at www.asteralabs.com.

Role Overview

Astera Labs is establishing a strategic R&D center in Israel to drive the development of complex semiconductor chips that solve the critical 'data bottlenecks' enabling the future of AI at scale. As we expand our presence in Israel, we're seeking a visionary Senior Physical Design Engineer to help build our local engineering powerhouse from the ground up. This is a unique opportunity to take on meaningful product ownership in a new site, defining the backend execution and methodologies for chips that power the world's largest AI clusters.

As a Senior Physical Design Engineer, you will be a key architect of our silicon's physical reality. You won't just execute a flow—you will help establish our local execution culture and technical standards, owning the transformation of complex logic into high-performance silicon. You will drive the physical implementation journey from synthesis through signoff, ensuring our connectivity solutions meet the extreme performance, power, and area targets required for next-generation AI infrastructure. If you thrive on solving complex challenges in deep-submicron processes and want to shape the backend methodology for AI infrastructure connectivity, this is your opportunity.

Key Responsibilities

  • Physical Implementation & Execution
    • Be part of the founding Backend team in Israel, playing a critical role in establishing local execution culture and technical standards
    • Take full responsibility for physical implementation journey including Synthesis, Floorplanning, Place & Route, and Clock-Tree Synthesis (CTS)
    • Own macro-level implementation with deep hands-on experience in floorplanning and complex routing
  • Signoff & Design Integrity
    • Drive final stages of design integrity, owning Timing signoff (STA), Physical Verification (DRC/LVS), and Reliability analysis (EMIR)
    • Ensure first-pass silicon success through rigorous signoff flows and analysis
    • Apply Logic Equivalence Checking (LEC) and other verification techniques to guarantee design correctness
  • Methodology Development & Cross-Functional Collaboration
    • Participate in defining and refining Backend methodologies with autonomy to improve workflows and tool automation
    • Work closely with Architecture, Design, and DFT teams to navigate challenges of advanced process nodes and high-speed connectivity
    • Leverage scripting and automation to make engineering environment faster and more robust
Basic Qualifications

  • Bachelor's degree in Electrical Engineering or related technical field
  • 3+ years of hands-on experience in Physical Design at semiconductor companies
  • Proven expertise in the full RTL2GDS flow with deep hands-on experience in macro-level implementation, floorplanning, and complex routing
  • Experience working with advanced process technologies (7nm and below)
  • Solid experience with signoff tools and flows including STA, Logic Equivalence Checking (LEC), DRC, and EMIR analysis
  • Proficiency in TCL or Python scripting to drive EDA tool flows and automate repetitive tasks

Preferred Qualifications

  • Master's degree in Electrical Engineering or related field
  • Experience with full-chip level implementation and integration
  • Knowledge of Power and Noise analysis (SI/PI) to optimize high-performance silicon
  • Familiarity with Design-for-Test (DFT) requirements and their impact on physical layout
  • Experience with industry-standard EDA tools (Synopsys Fusion Compiler/ICC2, Cadence Innovus)
  • Background in high-speed interface designs or connectivity protocols

We know that creativity and innovation happen more often when teams include diverse ideas, backgrounds, and experiences, and we actively encourage everyone with relevant experience to apply, including people of color, LGBTQ+ and non-binary people, veterans, parents, and individuals with disabilities.

We know that creativity and innovation happen more often when teams include diverse ideas, backgrounds, and experiences, and we actively encourage everyone with relevant experience to apply, including people of color, LGBTQ+ and non-binary people, veterans, parents, and individuals with disabilities.
Astera Labs